## 野火\_EBF6ULL S1 核心板V1.0\_原理图 目录 目录 Page 1 历史版本 Page 2 CPU电源 Page 3 CPU PERI x1 Page 4 CPU PERI x2 Page 5 Page 6 DDR3L Page 7 eMMC/NAND FLAH Page 8 BOOT CFG 引出IO Page 9 Page 10 FUSE MAP Page 11 Page 12 东莞野火电子技术有限公司 https://fire-stm32.taobao.com 野火\_EBF6ULL S1 核心板\_原理图 Size Document Number A3 目录 Rev V1.0 Date: Monday, October 14, 2019 Sheet 1 of 10













启动设置 默认从NAND flash启动 BOOT\_MODE1 BOOT\_MODE0 BT\_CFG1[4] BT\_CFG1[5] BT\_CFG1[7] BT\_CFG2[3] BT\_CFG2[6] BT CFG1[6] USB 0 Х Х Х х Х Х NAND 1 0 1 0 0 0 0 1 eMMC 0 0 0 1 1 1 1 1 从NAND flash启动:焊R65、R67、R69 从eMMC启动:焊R65、R67、R68、R70、R71 VDD\_SNVS\_IN BOOT\_MODE0 >> BOOT\_MODE0 PD (100K) BOOT\_MODE1 >> BOOT\_MODE1 PD (100K) LCD\_DATA4 >> LCD\_DATA4 BT\_CFG1[4] LCD\_DATA5 >> LCD\_DATA5 BT\_CFG1[5] [5,9] LCD\_DATA6 >> LCD\_DATA6 BT\_CFG1[6] >> LCD\_DATA7 BT\_CFG1[7] LCD\_DATA7 LCD\_DATA11 >> LCD\_DATA11 BT\_CFG2[3] LCD\_DATA13 >> LCD\_DATA13 BT\_CFG2[5] [5,9] LCD\_DATA14 >> LCD\_DATA14 BT\_CFG2[6] LCD\_DATA15 >> LCD\_DATA15 BT\_CFG2[7] 东莞野火电子技术有限公司 https://fire-stm32.taobao.com 野火\_EBF6ULL S1 核心板\_原理图 Size A3 Document Number BOOT CFG V1.0 Date: Monday, October 14, 2019 Sheet 8 of 10



| USE MAP        |                                                                                                                                                     |                                                                                                                                                                                                               |                                                                                    |                                                                                                                     |                                                                                |                                                                                    |                                                                                                                                                      |                                                                                               |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|
|                | 0/1                                                                                                                                                 | 0/1                                                                                                                                                                                                           | 0/1                                                                                | 1                                                                                                                   | 0                                                                              | 0                                                                                  | 0                                                                                                                                                    | 0                                                                                             |
| TYPE           | BOOT_CFG1[7]                                                                                                                                        | BOOT_CFG1[6]                                                                                                                                                                                                  | BOOT_CFG1[5]                                                                       | BOOT_CFG1[4]                                                                                                        | BOOT_CFG1[3]                                                                   | BOOT_CFG1[2]                                                                       | BOOT_CFG1[1]                                                                                                                                         | BOOT_CFG1[0                                                                                   |
| QSPI           | 0                                                                                                                                                   | 0                                                                                                                                                                                                             | 0                                                                                  | 1                                                                                                                   | Reserved                                                                       |                                                                                    | DDRSMP:<br>"000" : Default<br>"001-111"                                                                                                              |                                                                                               |
| WEIM           | 0                                                                                                                                                   | 0                                                                                                                                                                                                             | 0                                                                                  | 0                                                                                                                   | Memory Type:<br>0 - NOR Flash<br>1 - OneNAND                                   | Reserved                                                                           | Reserved                                                                                                                                             | Reserved                                                                                      |
| Serial-ROM     | 0                                                                                                                                                   | 0                                                                                                                                                                                                             | 1                                                                                  | 1                                                                                                                   | Reserved                                                                       | Reserved                                                                           | Reserved                                                                                                                                             | Reserved                                                                                      |
| SD/eSD         | 0                                                                                                                                                   | 1                                                                                                                                                                                                             | 0                                                                                  | Fast Boot:<br>0 - Regular<br>1 - Fast Boot                                                                          | SD/SDX<br>00 - Noi<br>01 - Hig<br>10 - SDF<br>11 - SDF                         | C Speed<br>mal/SDR12<br>h/SDR25<br>ISO<br>1104                                     | SD Power Cycle Enable '0' - No power Cycle '1' - Enabled via 'USDHC RST pad (uSDHC3 & 4 only)                                                        | SD Loopback Clock Source<br>Selfor SDR50 and SDR104 or<br>0' - through SD pad<br>'1' - direct |
| MMC/eMMC       | 0                                                                                                                                                   | 1                                                                                                                                                                                                             | 1                                                                                  | Fast Boot:<br>0 - Regular<br>1 - Fast Boot                                                                          | SD/MMC Speed<br>0 - Highl<br>1- Normal                                         | Fast Boot Acknowledge<br>Disable:<br>0 - Boot Ack Enabled<br>1 - Boot Ack Disabled | SD Power Cycle Enable '0' - No power cycle '1' - Enabled via USDHC RST pad (uSDHC3 & 4 only)                                                         | SD Loopback Clock Source<br>Selfor SDR50 and SDR104 or<br>0' - through SD pad<br>'1' - direct |
| NAND           | 1                                                                                                                                                   | BT_TOGGLEMODE                                                                                                                                                                                                 | Pages In<br>00 - 128<br>01 - 64<br>10 - 32<br>11 - 256                             | s Block:                                                                                                            | Nand N<br>00 - 1<br>01 - 2<br>10 - 4<br>11 - Res                               | umber Of Devices:<br>erved                                                         | Nand Row_au<br>00 - 3<br>01 - 2<br>10 - 4<br>11 - 5                                                                                                  | ddress_bytes:                                                                                 |
|                | 0                                                                                                                                                   | 0                                                                                                                                                                                                             | 0                                                                                  | 0                                                                                                                   | 1                                                                              | 0                                                                                  | 0                                                                                                                                                    | 0                                                                                             |
| TYPE           | BOOT_CFG2[7]                                                                                                                                        | BOOT_CFG2[6]                                                                                                                                                                                                  | BOOT_CFG2[5]                                                                       | BOOT_CFG2[4]                                                                                                        | BOOT_CFG2[3]                                                                   | BOOT_CFG2[2]                                                                       | BOOT_CFG2[1]                                                                                                                                         | BOOT_CFG2[0                                                                                   |
| QSPI           | Reserved                                                                                                                                            | 4SPHS: Half Speed Phase Selection<br>7 : select sampling at non-inverted cis<br>1: select sampling at inverted clock                                                                                          | HSDLY: Half Speed Delay selection<br>isk 0 : one clack delay<br>1: two clack delay | PSPHS: Full Speed Phase Selection<br>9: select sampling at non-inverted cla<br>1: select sampling at inverted clack | FSDLY: Full Speed Delay selection<br>the one clock delay<br>I: two clock delay | Boot Frequencies<br>(ARM/DDR)<br>0 - 500 / 400 MHz<br>1 - 250 / 200 MHz            | Reserved                                                                                                                                             | Reserved                                                                                      |
| WEIM           | Muxing Scheme:<br>00 - A/D16<br>01 - A-DH<br>10 - A-DH<br>11- Reserved                                                                              |                                                                                                                                                                                                               | OneNan<br>00 - 1KB<br>01 - 2KB<br>10 - 4KB<br>11 - Res                             | d Page Size:<br>erved                                                                                               | Reserved                                                                       | Boot Frequencies<br>(ARM/DDR)<br>0 - 500 / 400 MHz<br>1 - 250 / 200 MHz            | Reserved                                                                                                                                             | Reserved                                                                                      |
| Serial-ROM     | Reserved                                                                                                                                            | Reserved                                                                                                                                                                                                      | Reserved                                                                           | Reserved                                                                                                            | Reserved                                                                       | Boot Frequencies<br>(ARM/DDR)<br>0 - 500 / 400 MHz<br>1 - 250 / 200 MHz            | Reserved                                                                                                                                             | Reserved                                                                                      |
| SD/eSD         | '00' - 1<br>TBD                                                                                                                                     | bration Step                                                                                                                                                                                                  | Bus Width:<br>0 - 1-bit<br>1 - 4-bit                                               | 01 - e<br>10 - k<br>11 - k                                                                                          | ielect:<br>SOMC1<br>SOMC2<br>leserved<br>leserved                              | Boat Frequencies<br>(ARM/DDR)<br>0 - 500 / 400 MHz<br>1 - 250 / 200 MHz            | SD1 VOLTAGE SELECTION<br>0 - 3.3V<br>1 - 1.8V                                                                                                        | Reserved                                                                                      |
| MMC/eMMC       | Bits (Meth):<br>600 - 1-646<br>600 - 4-646<br>600 - 4-646<br>100 - 4-646 (Con Panic Ca)<br>100 - 4-646 (Con Panic Ca)<br>100 - 4-646 (Con Panic Ca) |                                                                                                                                                                                                               |                                                                                    | Port Select<br>O - eSDMC1<br>O1 - eSDMC2<br>10 - Reserved<br>11 - Reserved                                          |                                                                                | Boot Frequencies<br>(ARM/DOR)<br>0 - 500 / 400 MMz<br>1 - 250 / 200 MHz            | SD1 VOLTAGE SELECTION<br>0 - 3.3V<br>1 - 1.8V                                                                                                        | Reserved                                                                                      |
| NAND           | "000"-1<br>"001"-1<br>"010"-2<br>"100"-4<br>"100"-5<br>"110"-5                                                                                      | Mode 33MHz Preomble Delay, Re.<br>6 GFMICLK cycles.<br>GPMICLK cycles.<br>GPMICLK cycles.<br>3 GPMICLK cycles.<br>GPMICLK cycles.<br>GPMICLK cycles.<br>GPMICLK cycles.<br>GPMICLK cycles.<br>GPMICLK cycles. | od Latency:                                                                        | POOT_\$EARP_COMP.  00.3 01.2 20.2 21.4 21.6                                                                         |                                                                                | Boot Frequencies<br>(ARM/DDR)<br>0 - 500 / 400 MHz<br>1 - 250 / 200 MHz            | Reset Time<br>17 - 12ms<br>17 - 22ms (LBA Nand)                                                                                                      | Reserved                                                                                      |
|                | 0                                                                                                                                                   | 0                                                                                                                                                                                                             | 0                                                                                  | 0                                                                                                                   | 0                                                                              | 0                                                                                  | 0                                                                                                                                                    | 0                                                                                             |
| TYPE           | BOOT_CFG4[7]                                                                                                                                        | BOOT_CFG4[6]                                                                                                                                                                                                  | BOOT_CFG4[5]                                                                       | BOOT_CFG4[4]                                                                                                        | BOOT_CFG4[3]                                                                   | BOOT_CFG4[2]                                                                       | BOOT_CFG4[1]                                                                                                                                         | BOOT_CFG4[0                                                                                   |
| 0x450          | Infinit-Loop<br>(Debug USE only)<br>0 - Disable<br>1- Enable                                                                                        | EEPROM Recovery<br>Enable<br>'0' - Disabled<br>'1' - Enabled                                                                                                                                                  | CS selec<br>00 - CS#<br>01 - CS#<br>10 - CS#<br>11 - CS#                           | #2                                                                                                                  | SPI Addressing:<br>0 - 2-bytes (16-bit)<br>1 - 3-bytes (24-bit)                |                                                                                    | Port Select:<br>000 - eCSPI1<br>001 - eCSPI2<br>010 - eCSPI3<br>011 - eCSPI4<br>100 - Reserved<br>101 - Reserved<br>110 - Reserved<br>111 - Reserved |                                                                                               |
| 0x460          | L2_HW_INVALIDATE<br>_DISABLE                                                                                                                        | Reserved                                                                                                                                                                                                      | FORCE_COLD_BOOT<br>(Reflected in SBMR2                                             | BT_FUSE_SEL                                                                                                         | DIR_BT_DIS                                                                     | Reserved                                                                           | SEC_CONFIG[1]                                                                                                                                        | Reserved                                                                                      |
| 0x460          |                                                                                                                                                     |                                                                                                                                                                                                               |                                                                                    | Reserved (E                                                                                                         | DDR3 config options)                                                           |                                                                                    |                                                                                                                                                      |                                                                                               |
| 0x460          | JTAG_SMODE[1:0]                                                                                                                                     | WDOG_ENABLE<br>'0' - Disabled<br>'1' - Enabled                                                                                                                                                                | SJC_DISABLE                                                                        | Reserved                                                                                                            | Reserved                                                                       | Reserved                                                                           | Reserved                                                                                                                                             | Reserved                                                                                      |
| 0x460          | Reserved                                                                                                                                            | Reserved                                                                                                                                                                                                      |                                                                                    | TZASC_ENABLE                                                                                                        | JTAG_HEO                                                                       | KTE                                                                                | Reserved                                                                                                                                             | DLL_ENABLE<br>0 - Disable DLL for SD/EMM<br>1 - Enable DLL for SD/Emm                         |
| 0x470          | DLL Override:<br>0 - DLL Slave Mode for<br>SD/eMMC<br>1 - DLL Override Mode for<br>SD/eMMC                                                          | Reserved                                                                                                                                                                                                      | SD2 VOLTAGE<br>SELECTION<br>0 - 3.3V<br>1 - 1.8V                                   | Reserved                                                                                                            | Disable SDMMC<br>Manufacture mode<br>0 - Enable<br>1 - Disable                 | L1 I-Cache<br>DISABLE                                                              | BT_MMU<br>_DISABLE                                                                                                                                   | Override Pad Settings<br>(using PAD_SETTINGS valu                                             |
|                | Reserved for                                                                                                                                        |                                                                                                                                                                                                               | Override HYS bit for                                                               | USDHC_PAD_PULL_DOWN<br>0 - no action<br>1 - pull down                                                               | ENABLE_EMMC_22K_PULLUP<br>0 - 47K pullup<br>1 - 22K pullup                     | ADD_DS_SET_GPR1_16<br>0 - Set<br>1 - Don't set                                     | USDHC_IOMUX_SION_BIT_ENA<br>0 - Disable<br>1 - Enable                                                                                                | BLE/SDHC IOMUX SRE Enable<br>0 - Disable<br>1 - Enable                                        |
| 0x470          | unexpected<br>requirements                                                                                                                          | eMMC 4.4 - RESET TO<br>PRE-IDLE STATE                                                                                                                                                                         | SD/MMC pads                                                                        | 1 - pull down                                                                                                       | 1 - 11k pullup                                                                 |                                                                                    |                                                                                                                                                      |                                                                                               |
| 0x470<br>0x470 | unexpected                                                                                                                                          | PRE-IDLE STATE                                                                                                                                                                                                | SD/MMC pads  ore / DDR- Bus)  bile  def freq)                                      | BT_LPB_POLARITY<br>(GPIO polarity)                                                                                  | 1- Lit point                                                                   | l                                                                                  | CFG (LDO's DCDC's)<br>USED)                                                                                                                          |                                                                                               |

3

5

东兜野火电子柱木有限公司 https://fire-dtm32 tackbo.com Title 野火\_EBFGULL SI 核心板\_用理图 Size Document Number Au A2 Dute: Monday, October 14, 2019 Sheet 10 of 10